Novel Access Patterns Based on Overlapping Loading and Processing Times to Reduce Latency and Increase Throughput in Memory-based FFTs

dc.authorid0000-0001-9831-6246
dc.authorid0000-0001-5739-3544
dc.contributor.authorKaya, Zeynep
dc.contributor.authorGarrido, Mario
dc.date.accessioned2025-05-20T18:56:23Z
dc.date.issued2024
dc.departmentBilecik Şeyh Edebali Üniversitesi
dc.description31st Symposium on Computer Arithmetic (ARITH) -- JUN 10-12, 2024 -- Malaga, SPAIN
dc.description.abstractThis paper presents novel access patterns for P-parallel N-point radix-2 memory-based fast Fourier transform (FFT) architectures. This work aims to reduce the latency and increase the throughput by changing the data order and/or choosing different places of the architectures to input/output data. In this way, we can eliminate the loading time and/or the time to collect the output data. This results in a reduction in latency and an increase in throughput. Likewise, the architectures use the same permutation circuits for each iteration, which simplifies the circuit. In addition to improvements in latency and throughput with different access patterns for memory-based FFTs, this work also offers bit-reversed or natural input/output alternatives.
dc.description.sponsorshipIEEE
dc.description.sponsorshipERDF A way of making Europe; ESF Investing in your future [RYC2018-025384-I]; MCIN/AEI
dc.description.sponsorshipThis work was supported in part by MCIN/AEI/10.13039/501100011033 and ERDF A way of making Europe under Project PID2021-126991NA-I00; in part by MCIN/AEI/10.13039/501100011033 and ESF Investing in your future under Grant RYC2018-025384-I.
dc.identifier.doi10.1109/ARITH61463.2024.00018
dc.identifier.endpage59
dc.identifier.isbn979-8-3503-8432-1
dc.identifier.isbn979-8-3503-8433-8
dc.identifier.issn1063-6889
dc.identifier.scopus2-s2.0-85198615317
dc.identifier.scopusqualityN/A
dc.identifier.startpage52
dc.identifier.urihttps://doi.org/10.1109/ARITH61463.2024.00018
dc.identifier.urihttps://hdl.handle.net/11552/7697
dc.identifier.wosWOS:001267256100012
dc.identifier.wosqualityN/A
dc.indekslendigikaynakWoS
dc.indekslendigikaynakScopus
dc.indekslendigikaynakWoS - Conference Proceedings Citation Index-Science
dc.language.isoen
dc.publisherIeee Computer Soc
dc.relation.ispartofProceedings 2024 Ieee 31st Symposium on Computer Arithmetic, Arith 2024
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanı
dc.rightsinfo:eu-repo/semantics/closedAccess
dc.snmzKA_WOS_20250518
dc.subjectFast Fourier transform (FFT)
dc.subjectradix-2
dc.subjectmemory-based
dc.subjectlow latency
dc.subjecthigh throughput
dc.titleNovel Access Patterns Based on Overlapping Loading and Processing Times to Reduce Latency and Increase Throughput in Memory-based FFTs
dc.typeConference Object

Dosyalar