Direct Generation of Upsampled FIR Filter Response A Simple Extension to Filters with Distributed Arithmetic

dc.authoridkaya, zeynep/0000-0001-9831-6246
dc.contributor.authorKaya, Zeynep
dc.contributor.authorSeke, Erol
dc.date.accessioned2025-05-20T19:01:02Z
dc.date.issued2014
dc.departmentBilecik Şeyh Edebali Üniversitesi
dc.description10th International Conference on Digital Technologies -- JUL 09-11, 2014 -- Zilina, SLOVAKIA
dc.description.abstractA memory based upsampling/interpolating FIR filter modification/extension to distributed arithmetic (DA) based FIR filters is proposed that can be used for any filter coefficient set. Use of minimum or no multiplier is a desired design property when signal processing is performed using FPGAs since multipliers are scarce/expensive resources within FPGAs whereas registers and such are abundant. Upsampling a digital stream is usually performed by inserting zeros between original samples followed by a low pass filter to reject images. Compared to basic distributed arithmetic based filter designs where partial products/sums are stored in memory blocks, our design stores interpolation values. These samples are output sequentially using a simple counter, eliminating zero insertions and saving circuit elements. As an example FIR filter, we have designed a raised-cosine band-limiting filter with example roll-off factor and upsampling values. Successful implementation using VHDL+FPGA with ease has proven that the approach is a simple and effective compared to input upsampling.
dc.description.sponsorshipIEEE,ESRA,Visegrad Fund
dc.identifier.endpage113
dc.identifier.isbn978-1-4799-3303-7
dc.identifier.scopusqualityN/A
dc.identifier.startpage110
dc.identifier.urihttps://hdl.handle.net/11552/8947
dc.identifier.wosWOS:000345736900019
dc.identifier.wosqualityN/A
dc.indekslendigikaynakWoS
dc.indekslendigikaynakWoS - Conference Proceedings Citation Index-Science
dc.language.isoen
dc.publisherIeee
dc.relation.ispartof2014 10th International Conference on Digital Technologies (Dt)
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanı
dc.rightsinfo:eu-repo/semantics/closedAccess
dc.snmzKA_WOS_20250518
dc.subjectFIR
dc.subjectFPGA
dc.subjectupsamling
dc.subjectraised-cosine
dc.titleDirect Generation of Upsampled FIR Filter Response A Simple Extension to Filters with Distributed Arithmetic
dc.typeConference Object

Dosyalar