Direct Generation of Upsampled FIR Filter Response A Simple Extension to Filters with Distributed Arithmetic
| dc.authorid | kaya, zeynep/0000-0001-9831-6246 | |
| dc.contributor.author | Kaya, Zeynep | |
| dc.contributor.author | Seke, Erol | |
| dc.date.accessioned | 2025-05-20T19:01:02Z | |
| dc.date.issued | 2014 | |
| dc.department | Bilecik Şeyh Edebali Üniversitesi | |
| dc.description | 10th International Conference on Digital Technologies -- JUL 09-11, 2014 -- Zilina, SLOVAKIA | |
| dc.description.abstract | A memory based upsampling/interpolating FIR filter modification/extension to distributed arithmetic (DA) based FIR filters is proposed that can be used for any filter coefficient set. Use of minimum or no multiplier is a desired design property when signal processing is performed using FPGAs since multipliers are scarce/expensive resources within FPGAs whereas registers and such are abundant. Upsampling a digital stream is usually performed by inserting zeros between original samples followed by a low pass filter to reject images. Compared to basic distributed arithmetic based filter designs where partial products/sums are stored in memory blocks, our design stores interpolation values. These samples are output sequentially using a simple counter, eliminating zero insertions and saving circuit elements. As an example FIR filter, we have designed a raised-cosine band-limiting filter with example roll-off factor and upsampling values. Successful implementation using VHDL+FPGA with ease has proven that the approach is a simple and effective compared to input upsampling. | |
| dc.description.sponsorship | IEEE,ESRA,Visegrad Fund | |
| dc.identifier.endpage | 113 | |
| dc.identifier.isbn | 978-1-4799-3303-7 | |
| dc.identifier.scopusquality | N/A | |
| dc.identifier.startpage | 110 | |
| dc.identifier.uri | https://hdl.handle.net/11552/8947 | |
| dc.identifier.wos | WOS:000345736900019 | |
| dc.identifier.wosquality | N/A | |
| dc.indekslendigikaynak | WoS | |
| dc.indekslendigikaynak | WoS - Conference Proceedings Citation Index-Science | |
| dc.language.iso | en | |
| dc.publisher | Ieee | |
| dc.relation.ispartof | 2014 10th International Conference on Digital Technologies (Dt) | |
| dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | |
| dc.rights | info:eu-repo/semantics/closedAccess | |
| dc.snmz | KA_WOS_20250518 | |
| dc.subject | FIR | |
| dc.subject | FPGA | |
| dc.subject | upsamling | |
| dc.subject | raised-cosine | |
| dc.title | Direct Generation of Upsampled FIR Filter Response A Simple Extension to Filters with Distributed Arithmetic | |
| dc.type | Conference Object |












