Direct generation of upsampled fir filter response: A simple extension to filters with distributed arithmetic
| dc.contributor.author | Kaya, Zeynep | |
| dc.contributor.author | Seke, Erol | |
| dc.date.accessioned | 2025-05-20T18:47:27Z | |
| dc.date.issued | 2014 | |
| dc.department | Bilecik Şeyh Edebali Üniversitesi | |
| dc.description | 10th International Conference on Digital Technologies, DT 2014 -- 9 July 2014 through 11 July 2014 -- Zilina -- 106977 | |
| dc.description.abstract | A memory based upsampling/interpolating FIR filter modification/extension to distributed arithmetic (DA) based FIR filters is proposed that can be used for any filter coefficient set. Use of minimum or no multiplier is a desired design property when signal processing is performed using FPGAs since multipliers are scarce/expensive resources within FPGAs whereas registers and such are abundant. Upsampling a digital stream is usually performed by inserting zeros between original samples followed by a low pass filter to reject images. Compared to basic distributed arithmetic based filter designs where partial products/sums are stored in memory blocks, our design stores interpolation values. These samples are output sequentially using a simple counter, eliminating zero insertions and saving circuit elements. As an example FIR filter, we have designed a raised-cosine band-limiting filter with example roll-off factor and upsampling values. Successful implementation using VHDL+FPGA with ease has proven that the approach is a simple and effective compared to input upsampling. © 2014 IEEE. | |
| dc.identifier.doi | 10.1109/DT.2014.6868700 | |
| dc.identifier.endpage | 113 | |
| dc.identifier.isbn | 978-147993301-3 | |
| dc.identifier.scopus | 2-s2.0-84906310231 | |
| dc.identifier.scopusquality | N/A | |
| dc.identifier.startpage | 110 | |
| dc.identifier.uri | https://doi.org/10.1109/DT.2014.6868700 | |
| dc.identifier.uri | https://hdl.handle.net/11552/6384 | |
| dc.indekslendigikaynak | Scopus | |
| dc.language.iso | en | |
| dc.publisher | IEEE Computer Society | |
| dc.relation.ispartof | DT 2014 - 10th International Conference on Digital Technologies 2014 | |
| dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | |
| dc.rights | info:eu-repo/semantics/closedAccess | |
| dc.snmz | KA_Scopus_20250518 | |
| dc.subject | FIR | |
| dc.subject | FPGA | |
| dc.subject | Raised-cosine | |
| dc.subject | Upsamling | |
| dc.title | Direct generation of upsampled fir filter response: A simple extension to filters with distributed arithmetic | |
| dc.type | Conference Object |
Dosyalar
Orijinal paket
1 - 1 / 1
Yükleniyor...
- İsim:
- Yayıncı Kopyası_Makale.pdf
- Boyut:
- 201.24 KB
- Biçim:
- Adobe Portable Document Format












