Memory-Based FFT Architecture With Optimized Number of Multiplexers and Memory Usage

dc.authorid0000-0001-9831-6246
dc.authorid0000-0001-5739-3544
dc.authorid0000-0003-0097-1010
dc.contributor.authorKaya, Zeynep
dc.contributor.authorGarrido, Mario
dc.contributor.authorTakala, Jarmo
dc.date.accessioned2025-05-20T18:56:17Z
dc.date.issued2023
dc.departmentBilecik Şeyh Edebali Üniversitesi
dc.description.abstractThis brief presents a new P-parallel radix-2 memory-based fast Fourier transform (FFT) architecture. The aim of this brief is to reduce the number of multiplexers and achieve an efficient memory usage. One advantage of the proposed architecture is that it only needs permutation circuits after the memories, which reduces the multiplexer usage to only one multiplexer per parallel branch. Another advantage is that the architecture calculates the same permutation based on the perfect shuffle at each iteration. Thus, the shuffling circuits do not need to be configured for different iterations. In fact, all the memories require the same read and write addresses, which simplifies the control even further and allows to merge the memories. Along with the hardware efficiency, conflict-free memory access is fulfilled by a circular counter. The FFT has been implemented on a field programmable gate array. Compared to previous approaches, the proposed architecture has the least number of multiplexers and achieves very low area usage.
dc.description.sponsorshipMCIN/AEI; ERDF A Way of Making Europe [PID2021-126991NA-I00]; ESF Investing in Your Future [RYC2018-025384-I]; Scientific and Technological Research Council of Turkey [1059B192200354]
dc.description.sponsorshipThis work was supported in part by MCIN/AEI/10.13039/501100011033 and ERDF A Way of Making Europe under Project PID2021-126991NA-I00; in part by MCIN/AEI/10.13039/501100011033 and ESF Investing in Your Future under Grant RYC2018-025384-I; and in part by the Scientific and Technological Research Council of Turkey through the International Postdoctoral Fellowship Program under Grant 1059B192200354.& nbsp;
dc.identifier.doi10.1109/TCSII.2023.3245823
dc.identifier.endpage3088
dc.identifier.issn1549-7747
dc.identifier.issn1558-3791
dc.identifier.issue8
dc.identifier.scopus2-s2.0-85149424592
dc.identifier.scopusqualityQ1
dc.identifier.startpage3084
dc.identifier.urihttps://doi.org/10.1109/TCSII.2023.3245823
dc.identifier.urihttps://hdl.handle.net/11552/7673
dc.identifier.volume70
dc.identifier.wosWOS:001043666500074
dc.identifier.wosqualityQ2
dc.indekslendigikaynakWoS
dc.indekslendigikaynakScopus
dc.indekslendigikaynakWoS - Science Citation Index Expanded
dc.language.isoen
dc.publisherIeee-Inst Electrical Electronics Engineers Inc
dc.relation.ispartofIeee Transactions on Circuits and Systems Ii-Express Briefs
dc.relation.publicationcategoryMakale - Uluslararası Hakemli Dergi - Kurum Öğretim Elemanı
dc.rightsinfo:eu-repo/semantics/openAccess
dc.snmzKA_WOS_20250518
dc.subjectMemory-based FFT
dc.subjectperfect shuffle
dc.subjectradix-2
dc.titleMemory-Based FFT Architecture With Optimized Number of Multiplexers and Memory Usage
dc.typeArticle

Dosyalar

Orijinal paket

Listeleniyor 1 - 1 / 1
Yükleniyor...
Küçük Resim
İsim:
Makale.pdf
Boyut:
712.51 KB
Biçim:
Adobe Portable Document Format